# **VHDL Quick Reference Card**

This file has been created thanks to the VHDL Quick Reference Card from the College of New Jersey.

#### 1. Introduction

VHDL is a **case insensitive** and **strongly typed** language. Comments start with two adjacent hyphens (--) and end at end of line.

# 2. Compilation Units

| Library Usage Declarations | ref. 11 |
|----------------------------|---------|
| Entity Declarations        | ref. 3  |
| Architecture Declarations  | ref. 4  |
| Package Declarations       | ref. 10 |
| Configuration Declarations | ref. 14 |

# 3. Entity Declaration

#### 4. Architecture Declaration

```
architecture behave of n_input_nand is
-- declarations -- ref. 7
begin
-- concurrent statements -- ref. 9
end behave;
```

# 5. Operators

```
logical operators: and, or, xor, nand, nor, xnor, not
relational operators : =, /=, <, <=, >, >=
shift left/right logical operators
                                              : sll. srl
shift left/right arithmetic operators
                                              : sla, sra
rotate lefet/right logical operators
                                              : rol, ror
other operators : +, -, &, *, **, /, mod, abs, rem
eg. &
               : concatenation.
                                    '1' & "10" = "110"
               : exponentiation, 2 ** 3 = 8
               : remainder.
                                    7 \text{ rem } 2 = 1
     rem
               : division modulo, 5 \mod 3 = 2
     mod
```

# 6. Data Types

# 6.1 Predefined Data Types

| bit        | '0' and '1'    |  |
|------------|----------------|--|
| bit_vector | Array of "bit" |  |
| boolean    | true and false |  |

| character | 7-bit ASCII                         |
|-----------|-------------------------------------|
| integer   | signed 32 bit at least              |
| natural   | integer >= 0                        |
| positive  | integer > 0                         |
| real      | Floating point, min: +1e38 to -1e38 |
| string    | Array of characters                 |
| time      | hr, min, sec, ms, us, ns, ps, fs    |

#### **6.2** User Defined Data Types

" type range is range 0 to 100000 units

meter; -- base unit kilometer = 1000 meter:

end units distance;
type number is integer;

type voltage is range 0 to 5;

", type current is range 1000 downto 0;

", type d\_bus is array ( range <> ) of bit;

, type instruction is record

opcode : bit; operand : bit;

end record:

" type int\_file is file of integer;

type pointer\_to\_integer is access integer;

" subtype positive number is integer range 0 to 100000

, **type** fourval **is** (X, L, H, Z);

" subtype resolve\_n is resolve twoval;

#### 7. Declarations

#### 8. Attributes

-- **type** my\_array **is** array ( 9 **downto** 0 ) **of** any\_type;

-- variable an\_array : my\_array; -- type fourval is ( '0', '1', 'Z', 'X');

-- signal sig : sigtype;

-- **constant** T : **time** := 10 ns:

| constant 1 : time := 10 ns; |             |        |
|-----------------------------|-------------|--------|
| Attribute                   | Result type | Result |
| my_array'high               | any_type    | 9      |
| my_array <b>'left</b>       | any_type    | 9      |
| my_array'low                | any_type    | 0      |

| my_array <b>ʻright</b>       | any_type | 0           |
|------------------------------|----------|-------------|
| my_array'ascending           | boolean  | false       |
| my_array <b>ʻlength</b>      | integer  | 10          |
| my_array'range               | integer  | 9 downto 0  |
| my_array'reverse_ra          | nge      |             |
|                              | integer  | 0 to 9      |
| fourval'leftof('0')          | fourval  | error       |
| fourval <b>'leftof</b> ('1') | fourval  | '0'         |
| fourval'pos('Z')             | integer  | 2           |
| fourval'pred('1')            | fourval  | <b>'</b> 0' |

#### 9. Statements

#### 9.1 Concurrent Statements

```
state mach: process (state) -- label is optional
          -- variable declarations
                                        -- ref. 7
begin
          -- sequential statements
                                        -- ref. 9
end process;
U1 n input nand: n input nand
          generic map (n \Rightarrow 2)
          port map ( data => my_data;
                       result => my res);
top block: block
          -- declaration
                                        -- ref. 7
begin
          -- concurrent statements
                                        -- ref. 9
end block;
label1 : for i in 1 to 3 generate
          label2: nand2 port map (a(i), b(i), c(i));
end generate
label 3 : \mathbf{if} (i < 4) generate
          label4 : nor2 port map(a(i), b(i), c(i));
end generate;
```

#### 9.2 Sequential Statements

```
" null;-- does nothing
" wait on sig1, sig2 until ( sig = '1' ) for 30 ns;
" wait until ( clock'event and clock = '1' );
" read_flag := 0; -- read_flag is a variable
" if ( x < y ) then max := y;
elsif ( x > y ) then max := x; -- optional
else max := x; -- optional
end if;
" case a is
    when '1' | '0' => d <= '1';</pre>
```

case a is

when '1' | '0' => d <= '1';

when 'Z' => d <= '0';

when others => d <= 'X'; -- optional
end case;

while (x < y) loop

**next when** ( x > 5 ); -- usage of **next** x := x + 1;

end loop;

**for** i **in** ( 0 to 100 ) **loop** 

x := x + i;

exit when (x = 0); -- usage of exit end loop;

# 9.3 Concurrent and Sequential Statements " enable <= select after 1 ns; " assert (a = b)

severity note;
-- severity levels : note | warning | error | failure

# 10. Package Declarations

**report** "a is not equal to b"

" package two\_level is
 -- type, signal, functions declarations -- ref. 7
 end two\_level;
" package body two\_level is
 -- subprogram definitions -- ref. 7
 end two\_level;

# 11. Library Usage Declarations

-- using the two\_level package.
library work;
use work.two\_level.all; -- all objects used
use work.two.level.vcc; -- only the "vcc" object used

# 12. Subprograms

```
function bool_2_2level (boolean : in_bool)
     return two level is
     variable return val: two level;
begin
     if (in bool = true) then
              return_val := high;
     else return val := low;
    end if:
    return return val;
end bool 2 2level;
procedure clock buffer
     ( signal local_clk
                                  : inout bit:
      signal clk pin
                                  : in bit:
      constant clock skew
                                  : in time ) is
begin
     -- example of side effects in a procedure
     global_clk <= local_clk after clk skew;
    local_clk <= clk_pin;
end clock buffer;
```

# 13. Predefined Subprograms

```
" enable <= '1' when ( now < 2 ns ) else '0';
" variable ptoi : pointer_to_integer;
ptoi := new integer; -- usage of new
deallocate ( ptoi );
" variable status : file_open_status;
file my_file : int_file;
file_open( status, my_file, "in.dat", read_mode );
" end_file ( my_file ); -- returns true/false
" variable int_var : integer;
    read ( my_file, int_var );</pre>
```

```
" file_close ( my_file );
```

# 14. Configuration Declarations

```
configuration input_8 of n_nand is
   for customizable
       for a1 : nand_2
            use entity work..nand_2 ( n_nand_arch );
       end for;
   end input_8;
```

# 15. Non-synthesizable Constructs

Most tools will not synthesize:

access, after, alias, assert, bus, disconnect, file, guarded, inertial, impure, label, linkage, new, on, open, postponed, pure, reject, report, severity, shared, transport, units, with.

# 16. Standard Packages

Samplings of a subset of standard packages the language provides.

# 16.1 IEEE.STD\_LOGIC\_1164 Package

```
type std_ulogic is ( 'U', 'X', '0', '1', 'W', 'L', 'H', 'Z', '-');
                                             -- MLV9
type std_ulogic_vector is array
     ( natural range <> ) of std_ulogic;
function resolved (s:std ulogic vector) return std ulogic;
subtype std_logic is resolved std_ulogic;
type std_logic_vector is array
     ( natural range <> ) of std_logic;
function to_bit (s:std ulogic; xmap:bit:='0') return
bit; function to_bitvector
     ( s : std_logic_vector; xmap : bit := '0'
              ) return bitvector;
function to stdlogicvector (b: bit vector
     ) return std_logic_vector;
function rising_edge ( signal s : std_ulogic ) return boolean;
function falling_edge ( signal s : std_ulogic ) return boolean;
function is_x ( s : std_logic_vector ) return boolean;
```

# 16.2 STD.TEXTIO Package

```
type line access string;
type text is file of
string; type side is (
right, left ); subtype
width is natural;
file input : text open read_mode is "std_input";
file output : text open write_mode is "std_output";
procedure readline ( file f : text; I : out line );
procedure writeline ( file f : text; I : in line );
procedure read ( I : inout line;
value : out bit;
good : out boolean );
```

```
 \begin{array}{lll} \text{procedure } \textbf{write} \; (\; I & : \; \text{inout line}; \\ & \text{value} & : \; \text{in bit}; \\ & \text{justified} & : \; \text{in side} := \; \text{right}; \\ \end{array}
```

field : in width := 0);

- -- The type of "value" can be bit\_vector | boolean |
- -- character | integer | real | string | time.
- -- There is no standard package for textio operations on std\_logic. Tools vendors may provide their own.

# 16.3 IEEE.NUMERIC\_STD Package

```
type unsigned is array (natural range >) of std_logic;
type signed is array (natural range >) of std_logic;
function shift_left (arg: unsigned; count: natural)
return unsigned;
```

-- Other functions: **shift\_right()**, **rotate\_left()**, **rotate\_right()** 



VHDL Quick Reference Card is intended for quick reference.
Please use VHDL LRM of 1993 for details.